



#### **General Description**

The MAX5891 advanced 16-bit, 600Msps, digital-toanalog converter (DAC) meets the demanding performance requirements of signal synthesis applications found in wireless base stations and other communications applications. Operating from +3.3V and +1.8V supplies, the MAX5891 DAC supports update rates of 600Msps using high-speed LVDS inputs while consuming only 298mW of power and offers exceptional dynamic performance such as 80dBc spurious-free dynamic range (SFDR) at fout = 30MHz.

The MAX5891 utilizes a current-steering architecture that supports a 2mA to 20mA full-scale output current range. and produces -2dBm to -22dBm full-scale output signal levels with a double-terminated  $50\Omega$  load. The MAX5891 features an integrated +1.2V bandgap reference and control amplifier to ensure high-accuracy and low-noise performance. A separate reference input (REFIO) allows for the use of an external reference source for optimum flexibility and improved gain accuracy.

The MAX5891 digital inputs accept LVDS voltage levels, and the flexible clock input can be driven differentially or single-ended, AC- or DC-coupled. The MAX5891 is available in a 68-pin QFN package with an exposed paddle (EP) and is specified for the extended (-40°C to +85°C) temperature range.

Refer to the MAX5890\* and MAX5889\* data sheets for pin-compatible 14-bit and 12-bit versions of the MAX5891.

#### **Applications**

Base Stations: Single/Multicarrier UMTS,

CDMA. GSM

Communications: Fixed Broadband Wireless

Access, Point-to-Point Microwave

Direct Digital Synthesis (DDS)

Cable Modem Termination Systems (CMTS)

Automated Test Equipment (ATE)

Instrumentation

#### **Selector Guide**

| PART     | RESOLUTION UPDATE RATE (BITS) (Msps) |     | LOGIC INPUT |  |  |
|----------|--------------------------------------|-----|-------------|--|--|
| MAX5889* | 12                                   | 600 | LVDS        |  |  |
| MAX5890* | 14                                   | 600 | LVDS        |  |  |
| MAX5891  | 16                                   | 600 | LVDS        |  |  |

<sup>\*</sup>Future product—contact factory for availability.

#### **Features**

- ♦ 600Msps Output Update Rate
- ♦ Low Noise Spectral Density: -163dBFS/Hz at fOUT = 36MHz
- **♦ Excellent SFDR and IMD Performance**

SFDR = 80dBc at four = 30MHz (to Nyquist)

SFDR = 69dBc at four = 130MHz (to Nyquist)

IMD = -94dBc at fout = 30MHz

IMD = -77dBc at four = 130MHz

- **♦** ACLR = 73dB at fout = 122.88MHz
- ♦ 2mA to 20mA Full-Scale Output Current
- **♦ LVDS-Compatible Digital Inputs**
- ♦ On-Chip +1.2V Bandgap Reference
- ♦ Low 298mW Power Dissipation at 600Msps
- ♦ Compact (10mm x 10mm) QFN-EP Package
- **♦** Evaluation Kit Available (MAX5891EVKIT)

#### **Ordering Information**

| PART       | TEMP RANGE     | PIN-PACKAGE | PKG<br>CODE |
|------------|----------------|-------------|-------------|
| MAX5891EGK | -40°C to +85°C | 68 QFN-EP** | G6800-4     |

<sup>\*\*</sup>EP = Exposed paddle.

#### Functional Diagram



Pin Configuration appears at end of data sheet.

#### **ABSOLUTE MAXIMUM RATINGS**

| ABOOLOTE MAXIMOM HATINGO                           |
|----------------------------------------------------|
| AVDD1.8, DVDD1.8 to AGND, DGND, DACREF,            |
| and CGND0.3V to +2.16V                             |
| AVDD3.3, DVDD3.3, AVCLK to AGND, DGND,             |
| DACREF, and CGND0.3V to +3.9V                      |
| REFIO, FSADJ to AGND, DACREF,                      |
| DGND, and CGND0.3V to (AV <sub>DD3.3</sub> + 0.3V) |
| OUTP, OUTN to AGND, DGND, DACREF,                  |
| and CGND1.2V to (AV <sub>DD3.3</sub> + 0.3V)       |
| CLKP, CLKN to AGND, DGND, DACREF,                  |
| and CGND0.3V to (AV <sub>CLK</sub> + 0.3V)         |
| PD to AGND, DGND, DACREF,                          |
| and CGND0.3V to (DV <sub>DD3.3</sub> + 0.3V)       |
|                                                    |

| Digital Data Inputs (D0N-D15N, D0P-D15P) to AGND,              |
|----------------------------------------------------------------|
| DGND, DACREF, and CGND0.3V to (DV <sub>DD1.8</sub> + 0.3V)     |
| Continuous Power Dissipation ( $T_A = +70^{\circ}C$ ) (Note 1) |
| 68-Pin QFN-EP (derate 28.6mW/°C above +70°C)3333mW             |
| Thermal Resistance θ <sub>JA</sub> (Note 1)24°C/W              |
| Operating Temperature Range40°C to +85°C                       |
| Junction Temperature+150°C                                     |
| Storage Temperature Range60°C to +150°C                        |
| Lead Temperature (soldering, 10s)+300°C                        |
|                                                                |

Note 1: Thermal resistance based on a multilayer board with 4x4 via array in exposed paddle area

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### **ELECTRICAL CHARACTERISTICS**

| PARAMETER                  | SYMBOL   | СО                                           | NDITIONS                                           | MIN   | TYP    | MAX   | UNITS   |
|----------------------------|----------|----------------------------------------------|----------------------------------------------------|-------|--------|-------|---------|
| STATIC PERFORMANCE         | <u> </u> |                                              |                                                    |       |        |       |         |
| Resolution                 |          |                                              |                                                    |       | 16     |       | Bits    |
| Integral Nonlinearity      | INL      | Measured differen                            | tially                                             |       | ±3.8   |       | LSB     |
| Differential Nonlinearity  | DNL      | Measured differen                            | tially                                             |       | ±1.6   |       | LSB     |
| Offset Error               | OS       |                                              |                                                    | -0.02 | ±0.001 | +0.02 | %FS     |
| Full-Scale Gain Error      | GEFS     | External reference                           |                                                    | -4    | ±1     | +4    | %FS     |
| Caia Duitt Tanana          |          | Internal reference                           |                                                    |       | ±130   |       | 100     |
| Gain-Drift Tempco          |          | External reference                           |                                                    |       | ±100   |       | ppm/°C  |
| Full-Scale Output Current  | lout     |                                              |                                                    | 2     |        | 20    | mA      |
| Output Compliance          |          | Single-ended                                 |                                                    | -1.0  |        | +1.1  | V       |
| Output Resistance          | Rout     |                                              |                                                    |       | 1      |       | MΩ      |
| Output Capacitance         | Cout     |                                              |                                                    |       | 5      |       | рF      |
| Output Leakage Current     |          | PD = high, power-down mode                   |                                                    |       | ±1     |       | μΑ      |
| DYNAMIC PERFORMANCE        |          |                                              |                                                    |       |        |       |         |
| Maximum DAC Update Rate    |          |                                              |                                                    | 600   |        |       | Msps    |
| Minimum DAC Update Rate    |          |                                              |                                                    |       | 1      |       | Msps    |
| Naisa Casakral Danaik      | N        | f <sub>CLK</sub> = 500MHz,<br>-12dBFS, 20MHz | fout = 36MHz<br>AFULL-SCALE = -3.5dBm              |       | -163   |       | IDEO#1  |
| Noise Spectral Density     | N        | offset from the carrier                      | f <sub>OUT</sub> = 151MHz<br>AFULL-SCALE = -6.4dBm |       | -155   |       | dBFS/Hz |
| Signal-to-Noise Ratio Over | SNR      | f <sub>CLK</sub> = 500MHz,                   | f <sub>OUT</sub> = 36MHz                           | _     | 70     |       | dB      |
| Nyquist                    | SINK     | 0dBFS                                        | f <sub>OUT</sub> = 151MHz                          |       | 64     |       | ub ub   |

#### **ELECTRICAL CHARACTERISTICS (continued)**

| PARAMETER                              | SYMBOL             | CONDI                               | TIONS                                                                           | MIN  | TYP  | MAX  | UNITS  |
|----------------------------------------|--------------------|-------------------------------------|---------------------------------------------------------------------------------|------|------|------|--------|
|                                        |                    | f <sub>CLK</sub> = 200MHz,<br>0dBFS | f <sub>OUT</sub> = 16MHz                                                        |      | 86   |      |        |
|                                        |                    |                                     | f <sub>OUT</sub> = 30MHz                                                        |      | 84   |      |        |
|                                        |                    | f <sub>CLK</sub> = 200MHz,          | f <sub>OUT</sub> = 16MHz                                                        |      | 76   |      |        |
| Spurious-Free Dynamic Range to         | SFDR               | -12dBFS                             | f <sub>OUT</sub> = 30MHz                                                        |      | 76   |      | dBc    |
| Nyquist                                | SFUN               |                                     | f <sub>OUT</sub> = 16MHz                                                        | 77   | 84   |      | ubc    |
|                                        |                    | f <sub>CLK</sub> = 500MHz,          | f <sub>OUT</sub> = 30MHz                                                        |      | 80   |      |        |
|                                        |                    | 0dBFS                               | fout = 130MHz                                                                   |      | 69   |      |        |
|                                        |                    |                                     | f <sub>OUT</sub> = 200MHz                                                       |      | 63   |      |        |
| Two-Tone IMD                           | TTIME              | f <sub>CLK</sub> = 500MHz           | f <sub>OUT1</sub> = 29MHz,<br>f <sub>OUT2</sub> = 30MHz,<br>-6.5dBFS per tone   |      | -94  |      | dD.o   |
|                                        | TTIMD              | f <sub>CLK</sub> = 500MHz           | f <sub>OUT1</sub> = 129MHz,<br>f <sub>OUT2</sub> = 130MHz,<br>-6.5dBFS per tone |      | -77  |      | dBc    |
|                                        | ACLR               | WCDMA single carrier                | f <sub>CLK</sub> = 491.52MHz,<br>f <sub>OUT</sub> = 30.72MHz                    |      | 82   |      |        |
| Adjacent Channel                       |                    |                                     | f <sub>CLK</sub> = 491.52MHz,<br>f <sub>OUT</sub> = 122.88MHz                   |      | 73   |      | ٩D     |
| Leakage Power Ratio                    |                    | WCDMA four carriers                 | $f_{CLK} = 491.52MHz,$<br>$f_{OUT} = 30.72MHz$                                  |      | 74   |      | dB     |
|                                        |                    |                                     | f <sub>CLK</sub> = 491.52MHz,<br>f <sub>OUT</sub> = 122.88MHz                   |      | 67   |      |        |
| Output Bandwidth                       | BW <sub>-1dB</sub> | (Note 2)                            | •                                                                               |      | 1000 |      | MHz    |
| REFERENCE                              |                    |                                     |                                                                                 |      |      |      |        |
| Internal Reference Voltage Range       | V <sub>REFIO</sub> |                                     |                                                                                 | 1.14 | 1.2  | 1.26 | V      |
| Reference Input Voltage Range          | VREFIOCR           | Using external reference            |                                                                                 | 0.10 | 1.2  | 1.32 | V      |
| Reference Input Resistance             | R <sub>REFIO</sub> |                                     |                                                                                 |      | 10   |      | kΩ     |
| Reference Voltage Temperature<br>Drift | TCO <sub>REF</sub> |                                     |                                                                                 |      | ±50  |      | ppm/°C |

#### **ELECTRICAL CHARACTERISTICS (continued)**

| PARAMETER                                   | SYMBOL          | CONDITIONS                                                     | MIN                          | TYP   | MAX                          | UNITS            |
|---------------------------------------------|-----------------|----------------------------------------------------------------|------------------------------|-------|------------------------------|------------------|
| ANALOG OUTPUT TIMING (Figur                 | re 3)           |                                                                |                              |       |                              |                  |
| Output Fall Time                            | tfall           | 90% to 10% (Note 3)                                            |                              | 0.4   |                              | ns               |
| Output Rise Time                            | trise           | 10% to 90% (Note 3)                                            |                              | 0.4   |                              | ns               |
| Output Propagation Delay                    | tpD             | Reference to data latency (Note 3)                             |                              | 2.5   |                              | ns               |
| Output Settling Time                        |                 | To 0.025% of the final value (Note 3)                          |                              | 11    |                              | ns               |
| Glitch Impulse                              |                 | Measured differentially                                        |                              | 1     |                              | pV∙s             |
| Outrant Nais                                | NI.             | I <sub>OUT</sub> = 2mA                                         |                              | 30    |                              | /                |
| Output Noise                                | Nout            | I <sub>OUT</sub> = 20mA                                        |                              | 30    |                              | pA/√Hz           |
| TIMING CHARACTERISTICS                      |                 |                                                                |                              |       |                              |                  |
| Input Data Rate                             |                 |                                                                |                              |       | 600                          | MWps             |
| Data Latency                                |                 |                                                                |                              | 5.5   |                              | Clock            |
|                                             |                 |                                                                |                              | 0.0   |                              | cycles           |
| Data to Clock Setup Time                    | tSETUP          | Referenced to rising edge of clock (Note 4)                    | -1.2                         |       |                              | ns               |
| Data to Clock Hold Time                     | tHOLD           | Referenced to rising edge of clock (Note 4)                    | 2                            |       |                              | ns               |
| Clock Frequency                             | fCLK            | CLKP, CLKN                                                     |                              |       | 600                          | MHz              |
| Minimum Clock Pulse-Width High              | tch             | CLKP, CLKN                                                     |                              | 0.6   |                              | ns               |
| Minimum Clock Pulse-Width Low               | tcL             | CLKP, CLKN                                                     |                              | 0.6   |                              | ns               |
| Turn-On Time                                | tshdn           | External reference, PD falling edge to output settle within 1% |                              | 350   |                              | μs               |
| CMOS LOGIC INPUT (PD)                       | •               |                                                                | •                            |       |                              |                  |
| Input Logic High                            | VIH             |                                                                | 0.7 x<br>DV <sub>DD3.3</sub> |       |                              | V                |
|                                             |                 |                                                                | D V DD3.3                    |       | 0.0                          |                  |
| Input Logic Low                             | V <sub>IL</sub> |                                                                |                              |       | 0.3 x<br>DV <sub>DD3.3</sub> | V                |
| Input Current                               | lıN             |                                                                | -5                           | ±1.8  | +5                           | μΑ               |
| Input Capacitance                           | CIN             |                                                                |                              | 3     |                              | рF               |
| LVDS INPUTS                                 |                 |                                                                |                              |       |                              |                  |
| Differential Input High                     | VIHLVDS         |                                                                | +100                         |       |                              | mV               |
| Differential Input Low                      | VILLVDS         |                                                                |                              |       | -100                         | mV               |
| Common-Mode Voltage Range                   | VICMLVDS        |                                                                | 1.125                        |       | 1.375                        | V                |
| Differential Input Resistance               | RIDLVDS         |                                                                |                              | 110   |                              | Ω                |
| Common-Mode Input Resistance                | RICMLVDS        |                                                                |                              | 3.2   |                              | kΩ               |
| Input Capacitance                           | CINLVDS         |                                                                |                              | 3     |                              | рF               |
| DIFFERENTIAL CLOCK INPUTS                   | (CLKP, CLKI     | N)                                                             |                              |       |                              |                  |
| Clock Common-Mode Voltage                   |                 | CLKP and CLKN are internally biased                            | A                            | VCLK/ | 2                            | V                |
| Minimum Differential Input<br>Voltage Swing |                 |                                                                |                              | 0.5   |                              | V <sub>P-P</sub> |

#### **ELECTRICAL CHARACTERISTICS (continued)**

| PARAMETER                      | SYMBOL               | CONDITIONS                                          | MIN   | TYP    | MAX   | UNITS |
|--------------------------------|----------------------|-----------------------------------------------------|-------|--------|-------|-------|
| Minimum Common-Mode Voltage    |                      |                                                     |       | 1      |       | V     |
| Maximum Common-Mode<br>Voltage |                      |                                                     |       | 1.9    |       | V     |
| Input Resistance               | RCLK                 | Single-ended                                        |       | 5      |       | kΩ    |
| Input Capacitance              | CCLK                 |                                                     |       | 3      |       | рF    |
| POWER SUPPLIES                 |                      |                                                     |       |        |       |       |
| Analog Cupply Voltage Dange    | AV <sub>DD3.3</sub>  |                                                     | 3.135 | 3.3    | 3.465 | V     |
| Analog Supply Voltage Range    | AV <sub>DD1.8</sub>  |                                                     | 1.710 | 1.8    | 1.890 | V     |
| Clock Supply Voltage Range     | AVCLK                |                                                     | 3.135 | 3.3    | 3.465 | V     |
| Digital Complex Voltage Banga  | DV <sub>DD3.3</sub>  |                                                     | 3.135 | 3.3    | 3.465 | V     |
| Digital Supply Voltage Range   | DV <sub>DD1.8</sub>  |                                                     | 1.710 | 1.8    | 1.890 | V     |
|                                |                      | f <sub>CLK</sub> = 100MHz, f <sub>OUT</sub> = 16MHz |       | 26.5   |       |       |
|                                | IAVDD3.3             | f <sub>CLK</sub> = 500MHz, f <sub>OUT</sub> = 16MHz |       | 26.5   | 28    | mA    |
| And also a Courants Courant    |                      | f <sub>CLK</sub> = 600MHz, f <sub>OUT</sub> = 16MHz |       | 26.5   |       |       |
| Analog Supply Current          | I <sub>AVDD1.8</sub> | f <sub>CLK</sub> = 100MHz, f <sub>OUT</sub> = 16MHz |       | 11.3   |       |       |
|                                |                      | f <sub>CLK</sub> = 500MHz, f <sub>OUT</sub> = 16MHz |       | 50     | 58    |       |
|                                |                      | f <sub>CLK</sub> = 600MHz, f <sub>OUT</sub> = 16MHz |       | 61     |       |       |
|                                | IAVCLK               | f <sub>CLK</sub> = 100MHz, f <sub>OUT</sub> = 16MHz |       | 2.8    |       | mA    |
| Clock Supply Current           |                      | f <sub>CLK</sub> = 500MHz, f <sub>OUT</sub> = 16MHz |       | 2.8    | 3.6   |       |
|                                |                      | f <sub>CLK</sub> = 600MHz, f <sub>OUT</sub> = 16MHz |       | 2.8    |       |       |
|                                |                      | f <sub>CLK</sub> = 100MHz, f <sub>OUT</sub> = 16MHz |       | 0.2    |       |       |
|                                | IDVDD3.3             | f <sub>CLK</sub> = 500MHz, f <sub>OUT</sub> = 16MHz |       | 0.2    | 0.5   |       |
| District Course to Course      |                      | f <sub>CLK</sub> = 600MHz, f <sub>OUT</sub> = 16MHz |       | 0.2    |       |       |
| Digital Supply Current         |                      | f <sub>CLK</sub> = 100MHz, f <sub>OUT</sub> = 16MHz |       | 10.6   |       | mA    |
|                                | IDVDD1.8             | f <sub>CLK</sub> = 500MHz, f <sub>OUT</sub> = 16MHz |       | 44     | 50    |       |
|                                |                      | f <sub>CLK</sub> = 600MHz, f <sub>OUT</sub> = 16MHz |       | 50.5   |       |       |
|                                |                      | f <sub>CLK</sub> = 100MHz, f <sub>OUT</sub> = 16MHz |       | 137    |       |       |
|                                |                      | f <sub>CLK</sub> = 500MHz, f <sub>OUT</sub> = 16MHz |       | 267    | 301   | mW    |
| Total Power Dissipation        | PDISS                | f <sub>CLK</sub> = 600MHz, f <sub>OUT</sub> = 16MHz |       | 298    |       |       |
|                                |                      | Power-down, clock static low, data input static     |       | 13     |       | μW    |
| Power-Supply Rejection Ratio   | PSRR                 | (Note 5)                                            |       | ±0.025 |       | %FS   |

- Note 2: This parameter does not include update-rate-dependent effects of sin(x)/x filtering inherent in the MAX5891.
- **Note 3:** Parameter measured single-ended with  $50\Omega$  double-terminated outputs.
- Note 4: Not production tested. Guaranteed by design.
- Note 5: Parameter defined as the change in midscale output caused by a ±5% variation in the nominal supply voltages.

#### Typical Operating Characteristics

 $(AV_{DD3.3} = DV_{DD3.3} = AV_{CLK} = +3.3V, AV_{DD1.8} = DV_{DD1.8} = +1.8V$ , external reference  $V_{REFIO} = +1.2V$ , output load  $50\Omega$  double-terminated, transformer-coupled output,  $I_{OUT} = 20$ mA,  $T_{A} = +25$ °C, unless otherwise noted.)



#### Typical Operating Characteristics (continued)

 $(AV_{DD3.3} = DV_{DD3.3} = AV_{CLK} = +3.3V, AV_{DD1.8} = DV_{DD1.8} = +1.8V$ , external reference  $V_{REFIO} = +1.2V$ , output load  $50\Omega$  double-terminated, transformer-coupled output,  $I_{OUT} = 20$ mA,  $I_{A} = +25$ °C, unless otherwise noted.)

### TWO-TONE INTERMODULATION DISTORTION vs. OUTPUT FREQUENCY (fclk = 500MHz, 1MHz CARRRIER SPACING)



### SINGLE-CARRIER WCDMA ACLR



### FOUR-CARRIER WCDMA ACLR (f<sub>CLK</sub> = 491.52MHz)



### SPURIOUS-FREE DYNAMIC RANGE vs. TEMPERATURE (fclk = 500MHz)



#### INTEGRAL NONLINEARITY



DIFFERENTIAL NONLINEARITY



### TOTAL POWER DISSIPATION vs. CLOCK FREQUENCY (fout = 16MHz, Aout = 0dBFS)



#### Pin Description

| PIN                                                                 | NAME                                                                                             | FUNCTION                                                                                                                                                                                                                         |
|---------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 3, 5, 7, 9,<br>46, 48, 50, 52,<br>54, 56, 58, 60,<br>63, 65, 67  | D4N, D3N, D2N,<br>D1N, D0N, D15N,<br>D14N, D13N, D12N,<br>D11N, D10N, D9N,<br>D8N, D7N, D6N, D5N | Differential Negative LVDS Inputs. Data bits D0-D15 (offset binary format).                                                                                                                                                      |
| 2, 4, 6, 8, 45,<br>47, 49, 51, 53,<br>55, 57, 59, 62,<br>64, 66, 68 | D3P, D2P, D1P, D0P,<br>D15P, D14P, D13P,<br>D12P, D11P, D10P,<br>D9P, D8P, D7P, D6P,<br>D5P, D4P | Differential Positive LVDS Inputs. Data bits D0-D15 (offset binary format).                                                                                                                                                      |
| 10                                                                  | DGND                                                                                             | Digital Ground. Ground return for DVDD3.3 and DVDD1.8.                                                                                                                                                                           |
| 15, 20, 23, 24,<br>27, 30, 33                                       | AGND                                                                                             | Analog Ground. Ground return for AV <sub>DD3.3</sub> and AV <sub>DD1.8</sub> .                                                                                                                                                   |
| 11                                                                  | DV <sub>DD3.3</sub>                                                                              | Digital Supply Voltage. Accepts a 3.135V to 3.465V supply voltage range. Bypass with a 0.1µF capacitor to DGND.                                                                                                                  |
| 12                                                                  | PD                                                                                               | Power-Down Input. Set PD high to force the DAC into power-down mode. Set PD low for normal operation. PD has an internal 2µA pulldown.                                                                                           |
| 13, 42, 43, 44                                                      | N.C.                                                                                             | No Connection. Leave floating or connect to AGND.                                                                                                                                                                                |
| 14, 21, 22, 25,<br>26, 31, 32                                       | AV <sub>DD3.3</sub>                                                                              | Analog Supply Voltage. Accepts a 3.135V to 3.465V supply voltage range. Bypass with a 0.1µF capacitor to AGND.                                                                                                                   |
| 16                                                                  | REFIO                                                                                            | Reference I/O. Output of the internal 1.2V precision bandgap reference. Bypass with a 0.1µF capacitor to AGND. REFIO can be driven with an external reference source.                                                            |
| 17                                                                  | FSADJ                                                                                            | Full-Scale Current Adjustment. Connect an external resistor R <sub>SET</sub> between FSADJ and DACREF to set the output full-scale current. The output full-scale current is equal to 32 x V <sub>REF</sub> / R <sub>SET</sub> . |
| 18                                                                  | DACREF                                                                                           | Current-Set Resistor Return Path. Internally connected to ground, but do not use as ground connection.                                                                                                                           |
| 19, 34, 35                                                          | AV <sub>DD1.8</sub>                                                                              | Analog Supply Voltage. Accepts a 1.71V to 1.89V supply voltage range. Bypass with a 0.1µF capacitor to AGND.                                                                                                                     |
| 28                                                                  | OUTN                                                                                             | Complementary DAC Output. Negative terminal for current output.                                                                                                                                                                  |
| 29                                                                  | OUTP                                                                                             | DAC Output. Positive terminal for current output.                                                                                                                                                                                |
| 36, 41                                                              | AV <sub>CLK</sub>                                                                                | Clock Supply Voltage. Accepts a 3.135V to 3.465V supply voltage range. Bypass with a 0.1µF capacitor to CGND.                                                                                                                    |
| 37, 40                                                              | CGND                                                                                             | Clock Supply Ground                                                                                                                                                                                                              |
| 38                                                                  | CLKN                                                                                             | Complementary Converter Clock Input. Negative input terminal for differential converter clock.                                                                                                                                   |
| 39                                                                  | CLKP                                                                                             | Converter Clock Input. Positive input terminal for differential converter clock.                                                                                                                                                 |
| 61                                                                  | DV <sub>DD1.8</sub>                                                                              | Digital Supply Voltage. Accepts a 1.71V to 1.89V supply voltage range. Bypass with a 0.1µF capacitor to DGND.                                                                                                                    |
| _                                                                   | EP                                                                                               | Exposed Pad. Must be connected to common point for AGND, DGND, and CGND through a low-impedance path. EP is internally connected to AGND, DGND, and CGND.                                                                        |

#### \_Detailed Description

#### **Architecture**

The MAX5891 high-performance, 16-bit, current-steering DAC (see the Functional Diagram) operates with DAC update rates up to 600Msps. The current-steering array generates differential full-scale currents in the 2mA to 20mA range. An internal current-switching network, in combination with external  $50\Omega$  termination resistors, converts the differential output currents into a differential output voltage with a 0.1V to 1V peak-topeak output voltage range. The analog outputs have a -1.0V to +1.1V voltage compliance. For applications requiring high dynamic performance, use the differential output configuration and limit the output voltage swing to ±0.5V at each output. An integrated +1.2V bandgap reference, control amplifier, and user-selectable external resistor determine the data converter's full-scale output range.

#### Reference Architecture and Operation

The MAX5891 operates with the internal +1.2V bandgap reference or an external reference voltage source. REFIO serves as the input for an external, low-impedance reference source or as a reference output when the DAC operates in internal reference mode. For stable operation with the internal reference, bypass REFIO to AGND with a  $0.1\mu F$  capacitor. The REFIO output resistance is  $10k\Omega$ . Buffer REFIO with a high-input-impedance amplifier when using it as a reference source for external circuitry.

The MAX5891's reference circuit (Figure 1) employs a control amplifier to regulate the full-scale current, IOUTFS, for the differential current outputs of the DAC. Calculate the output current as follows:

$$I_{OUTFS} = 32 \times \frac{V_{REFIO}}{R_{SET}} \times \left(1 - \frac{1}{2^{16}}\right)$$

where I<sub>OUTFS</sub> is the full-scale output current of the DAC. RSET (located between FSADJ and DACREF) determines the amplifier's full-scale output current for the DAC. See Table 1 for a matrix of different I<sub>OUTFS</sub> and RSET selections.

Table 1. IOUTFS and RSET Selection Matrix Based on a Typical +1.200V Reference Voltage

| FULL-SCALE CURRENT      | R <sub>SET</sub> (Ω) |            |  |  |  |
|-------------------------|----------------------|------------|--|--|--|
| I <sub>OUTFS</sub> (mA) | CALCULATED           | 1% EIA STD |  |  |  |
| 2                       | 19.2k                | 19.1k      |  |  |  |
| 5                       | 7.68k                | 7.5k       |  |  |  |
| 10                      | 3.84k                | 3.83k      |  |  |  |
| 15                      | 2.56k                | 2.55k      |  |  |  |
| 20                      | 1.92k                | 1.91k      |  |  |  |



Figure 1. Reference Architecture, Internal Reference Configuration

#### **Analog Outputs (OUTP, OUTN)**

The complementary current outputs (OUTP, OUTN) can be connected in a single-ended or differential configuration. A load resistor converts these two output currents into complementary single-ended output voltages. A transformer or a differential amplifier converts the differential voltage existing between OUTP and OUTN to a single-ended voltage. When not using a transformer, terminate each output with a  $25\Omega$  resistor to ground and a  $50\Omega$  resistor between the outputs.

To generate a single-ended output, select OUTP as the output and connect OUTN to AGND. Figure 2 shows a simplified diagram of the internal output structure of the MAX5891.



Figure 2. Simplified Analog Output Structure

#### **Clock Inputs (CLKP, CLKN)**

To achieve the best possible jitter performance, the MAX5891 features flexible differential clock inputs (CLKP, CLKN) that operate from a separate clock power supply (AVCLK). Drive the differential clock inputs from a single-ended or a differential clock source. For highest dynamic performance, differential clock source is required. For single-ended operation, drive CLKP with a logic source and bypass CLKN to CGND with a 0.1µF capacitor.

CLKP and CLKN are internally biased at AV<sub>CLK</sub> / 2, allowing the AC-coupling of clock sources directly to the device without external resistors to define the DC level. The input resistance from CLKP and CLKN to ground is approximately  $5 \mathrm{k} \Omega$ .

#### **Data-Timing Relationship**

Figure 3 shows the timing relationship between digital LVDS data, clock, and output signals. The MAX5891 features a 2ns hold, a -1.2ns setup, and a 2.5ns propagation delay time. There is a 5.5 clock-cycle latency between data write operation and the corresponding analog output transition.

#### **LVDS Data Inputs**

The MAX5891 has 16 pairs of LVDS data inputs (offset binary format) and can accept data rates up to 600MWps. Each differential input pair is terminated with an internal  $110\Omega$  resistor. The common-mode input resistance is  $3.2k\Omega$ .

#### **Power-Down Operation (PD)**

The MAX5891 features a power-down mode that reduces the DAC's power consumption. Set PD high to power down the MAX5891. Set PD low or leave unconnected for normal operation.

When powered down, the MAX5891 overall power consumption is reduced to less than 13µW. The MAX5891 requires 350µs to wake up from power-down and enter a fully operational state if the external reference is used. If the internal reference is used, the power-down recovery time is 10ms. The PD internal pulldown circuit sets the MAX5891 in normal mode when PD is left unconnected.



Figure 3. Timing Relationship Between Clock, Input Data, and Analog Output

#### Applications Information

#### **Clock Interface**

To achieve the best possible jitter performance, the MAX5891 features flexible differential clock inputs (CLKP, CLKN) that operate from a separate clock power supply (AVCLK). Use a low-jitter clock to reduce the DAC's phase noise and wideband noise. To achieve the best DAC dynamic performance, the CLKP/CLKN input source must be designed carefully. The differential clock (CLKN and CLKP) input can be driven from a single-ended or a differential clock source. Use differential clock drive to achieve the best dynamic performance from the DAC. For single-ended operation, drive CLKP with a low noise source and bypass CLKN to CGND with a 0.1µF capacitor.

Figure 4 shows a convenient and quick way of applying a differential signal created from a single-ended source using a wideband transformer. Alternatively, drive CLKP/CLKN from a CMOS-compatible clock source. Use sinewave or AC-coupled differential ECL/PECL drive for best dynamic performance.



Figure 4. Differential Clock-Signal Generation

### Differential Output Coupling Using a Wideband RF Transformer

Use a pair of transformers (Figure 5) or a differential amplifier configuration to convert the differential voltage existing between OUTP and OUTN to a single-ended voltage. Optimize the dynamic performance by using a differential transformer-coupled output and limit the output power to <0dBm full scale. To achieve the best dynamic performance, use the differential transformer configuration. Terminate the DAC as shown in Figure 5, and use  $50\Omega$  termination at the transformer singleended output. This will provide double  $50\Omega$  termination for the DAC output network. With the double-terminated output and 20mA full-scale current, the DAC will produce a full-scale signal level of approximately -2dBm. Pay close attention to the transformer core saturation characteristics when selecting a transformer for the MAX5891. Transformer core saturation can introduce strong 2nd-order harmonic distortion especially at low output frequencies and high signal amplitudes. For best results, connect the center tap of the transformer to ground. When not using a transformer, terminate each DAC output to ground with a  $25\Omega$  resistor. Additionally, place a  $50\Omega$  resistor between the outputs (Figure 6).

For a single-ended unipolar output, select OUTP as the output and connect OUTN to AGND. Operating the MAX5891 single-ended is not recommended because it degrades the dynamic performance.

The distortion performance of the DAC depends on the load impedance. The MAX5891 is optimized for  $50\Omega$  differential double termination. Using higher termination impedance degrades distortion performance and increases output noise voltage.



Figure 5. Differential-to-Single-Ended Conversion Using a Wideband RF Transformer



Figure 6. Differential Output Configuration

### Grounding, Bypassing, and Power-Supply Considerations

Grounding and power-supply decoupling strongly influence the MAX5891 performance. Unwanted digital crosstalk coupling through the input, reference, power supply, and ground connections affects dynamic performance. High-speed, high-frequency applications require closely followed proper grounding and power-supply decoupling. These techniques reduce EMI and internal crosstalk that can significantly affect the MAX5891 dynamic performance.

Use a multilayer printed circuit (PC) board with separate ground and power-supply planes. Run high-speed signals on lines directly above the ground plane. Keep digital signals as far away from sensitive analog inputs and outputs, reference input sense lines, commonmode inputs, and clock inputs as practical. Use a symmetric design of clock input and the analog output lines to minimize 2nd-order harmonic distortion components, thus optimizing the DAC's dynamic performance. Keep digital signal paths short and run lengths matched to avoid propagation delay and data skew mismatches.

The MAX5891 requires five separate power-supply inputs for analog (AVDD1.8 and AVDD3.3), digital (DVDD1.8 and DVDD3.3), and clock (AVCLK) circuitry. Decouple each AVDD3.3, AVDD1.8, AVCLK, DVDD3.3, and DVDD1.8 input with a separate 0.1µF capacitor as close to the device as possible with the shortest possible connection to the respective ground plane (Figure 7). Connect all of the 3.3V supplies together at one point with ferrite beads to minimize supply noise coupling. Decouple all five power-supply voltages at the point they enter the PC board with tantalum or electrolytic capacitors. Ferrite beads with additional decoupling capacitors forming a pi network can also improve performance. Similarly, connect all 1.8V supplies together at one point with ferrite beads.

The analog and digital power-supply inputs AV<sub>DD3.3</sub>, AV<sub>CLK</sub>, and DV<sub>DD3.3</sub> allow a +3.135V to +3.465V supply voltage range. The analog and digital power-supply inputs AV<sub>DD1.8</sub> and DV<sub>DD1.8</sub> allow a +1.71V to +1.89V supply voltage range.

The MAX5891 is packaged in a 68-pin QFN-EP package with exposed paddle, providing optimized DAC AC performance. The exposed pad must be soldered to the ground plane of the PC board. Thermal efficiency is not the key factor, since the MAX5891 features low-power operation. The exposed pad ensures a solid ground connection between the DAC and the PC board's ground layer.

The data converter die attaches to an EP lead frame with the back of this frame exposed at the package bottom surface, facing the PC board side of the package. This allows for a solid attachment of the package to the PC board with standard infrared (IR) reflow soldering techniques. A specially created land pattern on the PC board, matching the size of the EP (6mm x 6mm), ensures the proper attachment and grounding of the DAC. Place vias into the land area and implement



Figure 7. Recommended Power-Supply Decoupling and Bypassing Circuitry

large ground planes in the PC board design to ensure the highest dynamic performance of the DAC. Connect the MAX5891 exposed paddle to the common connection point of DGND, AGND, and CGND. Vias connect the top land pattern to internal or external copper planes. Use as many vias as possible to the ground plane to minimize inductance. The vias should have a diameter greater than 0.3mm.

#### Static Performance Parameter Definitions

#### Integral Nonlinearity (INL)

Integral nonlinearity is the deviation of the values on an actual transfer function from a line drawn between the end points of the transfer function, once offset and gain errors have been nullified. For a DAC, the deviations are measured at every individual step.

#### Differential Nonlinearity (DNL)

Differential nonlinearity is the difference between an actual step height and the ideal value of 1 LSB.

#### Offset Error

The offset error is the difference between the ideal and the actual offset current. For a DAC, the offset point is the average value at the output for the two midscale digital input codes with respect to the full scale of the DAC. This error affects all codes by the same amount.

#### Gain Error

A gain error is the difference between the ideal and the actual full-scale output voltage on the transfer curve, after nullifying the offset error. This error alters the slope of the transfer function and corresponds to the same percentage error in each step.

#### Settling Time

The settling time is the amount of time required from the start of a transition until the DAC output settles its new output value to within the converter's specified accuracy.

#### Glitch Impulse

A glitch is generated when a DAC switches between two codes. The largest glitch is usually generated around the midscale transition, when the input pattern transitions from 011...111 to 100...000. The glitch impulse is found by integrating the voltage of the glitch at the midscale transition over time. The glitch impluse is usually specified in pV•s.

### Dynamic Performance Parameter Definitions

#### Signal-to-Noise Ratio (SNR)

For a waveform perfectly reconstructed from digital samples, the theoretical maximum SNR is the ratio of the full-scale analog output (RMS value) to the RMS quantization error (residual error). The ideal, theoretical maximum can be derived from the DAC's resolution (N bits):

 $SNRdB = 6.02dB \times N + 1.76dB$ 

However, noise sources such as thermal noise, reference noise, clock jitter, etc., affect the ideal reading; therefore, SNR is computed by taking the ratio of the RMS signal to the RMS noise, which includes all spectral components minus the fundamental, the first four harmonics, and the DC offset.

#### Noise Spectral Density

The DAC output noise floor is the sum of the quantization noise and the output amplifier noise (thermal and shot noise). Noise spectral density is the noise power in 1Hz bandwidth, specified in dBFS/Hz.

#### Spurious-Free Dynamic Range (SFDR)

SFDR is the ratio of RMS amplitude of the carrier frequency (maximum signal components) to the RMS value of their next-largest distortion component. SFDR is usually measured in dBc and with respect to the carrier frequency amplitude or in dBFS with respect to the DAC's full-scale range. Depending on its test condition, SFDR is observed within a predefined window or to Nyquist.

#### Two-Tone Intermodulation Distortion (IMD)

The two-tone IMD is the ratio expressed in dBc (or dBFS) of the worst 3rd-order IMD differential product to either output tone. The two-tone IMD performance of the MAX5891 is tested with the two individual output tone levels set to at least -6.5dBFS.

#### Adjacent Channel Leakage Power Ratio (ACLR)

Commonly used in combination with wideband codedivision multiple-access (WCDMA), ACLR reflects the leakage power ratio in dB between the measured power within a channel relative to its adjacent channel. ACLR provides a quantifiable method of determining out-of-band spectral energy and its influence on an adjacent channel when a bandwidth-limited RF signal passes through a nonlinear device.

#### **Pin Configuration**



#### Package Information

(The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information, go to <a href="https://www.maxim-ic.com/packages">www.maxim-ic.com/packages</a>.)





Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.